<meter id="pryje"><nav id="pryje"><delect id="pryje"></delect></nav></meter>
          <label id="pryje"></label>

          新聞中心

          EEPW首頁(yè) > 嵌入式系統(tǒng) > 設(shè)計(jì)應(yīng)用 > S3C2410時(shí)鐘&電源管理單元

          S3C2410時(shí)鐘&電源管理單元

          作者: 時(shí)間:2016-11-11 來(lái)源:網(wǎng)絡(luò) 收藏

          The clock & power management block consists of three parts:clock control, USB clk control, and power control.

          本文引用地址:http://www.ex-cimer.com/article/201611/316922.htm

          Clock control logic

          The Clock control logic in S3C2410X can generate the required clock signals includingFCLK for CPU, HCLK for
          the AHB bus peripherals, and PCLK for the APB bus peripherals.

          The S3C2410X has two Phase Locked Loops
          (PLLs):one for FCLK, HCLK, and PCLK, and the other dedicated forUSB block (48Mhz).The clock control logic
          can make slow clocks without PLL and connect/disconnect the clock to each peripheral block by software, which
          will reduce the power consumption.

          The main clock source comes from an external
          crystal (XTIpll) or an external clock (EXTCLK). The clock generator includes an oscillator (Oscillation Amplifier),
          which is connected to an external crystal, and also has two PLLs (Phase-Locked-Loop), which generate the high
          frequency clock required in the S3C2410X.

          MPLL鎖相環(huán)模塊(提供FLCK/HCLK(AHB)/PCLK(APB)) UPLL鎖相環(huán)模塊(提供UCLK)相同



          評(píng)論


          技術(shù)專區(qū)

          關(guān)閉
          看屁屁www成人影院,亚洲人妻成人图片,亚洲精品成人午夜在线,日韩在线 欧美成人 (function(){ var bp = document.createElement('script'); var curProtocol = window.location.protocol.split(':')[0]; if (curProtocol === 'https') { bp.src = 'https://zz.bdstatic.com/linksubmit/push.js'; } else { bp.src = 'http://push.zhanzhang.baidu.com/push.js'; } var s = document.getElementsByTagName("script")[0]; s.parentNode.insertBefore(bp, s); })();