<meter id="pryje"><nav id="pryje"><delect id="pryje"></delect></nav></meter>
          <label id="pryje"></label>

          新聞中心

          EEPW首頁(yè) > 嵌入式系統(tǒng) > 設(shè)計(jì)應(yīng)用 > TQ2440啟動(dòng)代碼分析(二)

          TQ2440啟動(dòng)代碼分析(二)

          作者: 時(shí)間:2016-11-26 來(lái)源:網(wǎng)絡(luò) 收藏

          ;先通過(guò)mrs 指令將狀態(tài)寄存器值讀取到r0,然后將r0 對(duì)應(yīng)的處理器模式為修改成未定

          ;義指令中止模式,再寫(xiě)回狀態(tài)寄存器使處理器真正切換到未定義指令中止模式,這就

          ;是“讀出-修改-寫(xiě)回”的方式來(lái)修改狀態(tài)寄存器的內(nèi)容。最后將該模式的堆棧指針sp 指

          ; 向UndefStack 定義的地址,其他的模式操作方式也是一樣

          orr r1,r0,#ABORTMODE|NOINT

          msr cpsr_cxsf,r1 ;AbortMode

          ldr sp,=AbortStack ; AbortStack=0x33FF_6000

          orr r1,r0,#IRQMODE|NOINT

          msr cpsr_cxsf,r1 ;IRQMode

          ldr sp,=IRQStack ; IRQStack=0x33FF_7000

          orr r1,r0,#FIQMODE|NOINT

          msr cpsr_cxsf,r1 ;FIQMode

          ldr sp,=FIQStack ; FIQStack=0x33FF_8000

          bic r0,r0,#MODEMASK|NOINT

          orr r1,r0,#SVCMODE

          msr cpsr_cxsf,r1 ;SVCMode

          ldr sp,=SVCStack ; SVCStack=0x33FF_5800

          ;USER mode has not be initialized.

          mov pc,lr

          ;The LR register will not be valid if the current mode is not SVC mode.

          LTORG

          這段程序的開(kāi)始使用DATA 偽操作指明SMRDATA 標(biāo)號(hào)處作為一段數(shù)據(jù),而非代碼。

          接下來(lái)就用DCD 分配一個(gè)字的內(nèi)存單元,一共13 個(gè)字?jǐn)?shù)據(jù)。

          SMRDATA DATA

          ; Memory configuration should be optimized for best performance

          ; The following parameter is not optimized.

          ; Memory access cycle parameter strategy

          ; 1) The memory settings is safe parameters even at HCLK=75Mhz.

          ; 2) SDRAM refresh period is for HCLK<=75Mhz.

          DCD (0+(B1_BWSCON<<4)+(B2_BWSCON<<8)+(B3_BWSCON<<12)+(B4_BWSCON<<16)+(B5_BWSCON<<20)+(B6_BWSCON<<24)+(B7_BWSCON<<28))

          DCD ((B0_Tacs<<13)+(B0_Tcos<<11)+(B0_Tacc<<8)+(B0_Tcoh<<6)+(B0_Tah<<4)+(B0_Tacp<<2)+(B0_PMC)) ;GCS0

          DCD ((B1_Tacs<<13)+(B1_Tcos<<11)+(B1_Tacc<<8)+(B1_Tcoh<<6)+(B1_Tah<<4)+(B1_Tacp<<2)+(B1_PMC)) ;GCS1

          DCD ((B2_Tacs<<13)+(B2_Tcos<<11)+(B2_Tacc<<8)+(B2_Tcoh<<6)+(B2_Tah<<4)+(B2_Tacp<<2)+(B2_PMC)) ;GCS2

          DCD ((B3_Tacs<<13)+(B3_Tcos<<11)+(B3_Tacc<<8)+(B3_Tcoh<<6)+(B3_Tah<<4)+(B3_Tacp<<2)+(B3_PMC)) ;GCS3

          DCD ((B4_Tacs<<13)+(B4_Tcos<<11)+(B4_Tacc<<8)+(B4_Tcoh<<6)+(B4_Tah<<4)+(B4_Tacp<<2)+(B4_PMC)) ;GCS4

          DCD ((B5_Tacs<<13)+(B5_Tcos<<11)+(B5_Tacc<<8)+(B5_Tcoh<<6)+(B5_Tah<<4)+(B5_Tacp<<2)+(B5_PMC)) ;GCS5

          DCD ((B6_MT<<15)+(B6_Trcd<<2)+(B6_SCAN)) ;GCS6

          DCD ((B7_MT<<15)+(B7_Trcd<<2)+(B7_SCAN)) ;GCS7

          DCD ((REFEN<<23)+(TREFMD<<22)+(Trp<<20)+(Tsrc<<18)+(Tchr<<16)+REFCNT)

          DCD 0x32 ;SCLK power saving mode, BANKSIZE 128M/128M

          DCD 0x30 ;MRSR6 CL=3clk

          DCD 0x30 ;MRSR7 CL=3clk

          BaseOfROM DCD |Image$$RO$$Base|

          TopOfROM DCD |Image$$RO$$Limit|

          BaseOfBSS DCD |Image$$RW$$Base|

          BaseOfZero DCD |Image$$ZI$$Base|

          EndOfBSS DCD |Image$$ZI$$Limit|

          ALIGN

          ;Function for entering power down mode

          ; 1. SDRAM should be in self-refresh mode.

          ; 2. All interrupt should be maksked for SDRAM/DRAM self-refresh.

          ; 3. LCD controller should be disabled for SDRAM/DRAM self-refresh.

          ; 4. The I-cache may have to be turned on.

          ; 5. The location of the following code may have not to be changed.

          ;void EnterPWDN(int CLKCON);

          EnterPWDN

          mov r2,r0 ;r2=rCLKCON

          tst r0,#0x8 ;SLEEP mode?

          bne ENTER_SLEEP

          ENTER_STOP

          ldr r0,=REFRESH

          ldr r3,[r0] ;r3=rREFRESH

          mov r1, r3

          orr r1, r1, #BIT_SELFREFRESH

          str r1, [r0] ;Enable SDRAM self-refresh

          mov r1,#16 ;wait until self-refresh is issued. may not be needed.

          0 subs r1,r1,#1

          bne %B0

          ldr r0,=CLKCON ;enter STOP mode.

          str r2,[r0]

          mov r1,#32

          0 subs r1,r1,#1 ;1) wait until the STOP mode is in effect.

          bne %B0 ;2) Or wait here until the CPU&Peripherals will be turned-off

          ; Entering SLEEP mode, only the reset by wake-up is available.

          ldr r0,=REFRESH ;exit from SDRAM self refresh mode.

          str r3,[r0]

          MOV_PC_LR

          ENTER_SLEEP

          ;NOTE.

          ;1) rGSTATUS3 should have the return address after wake-up from SLEEP mode.

          ldr r0,=REFRESH

          ldr r1,[r0] ;r1=rREFRESH

          orr r1, r1, #BIT_SELFREFRESH

          str r1, [r0] ;Enable SDRAM self-refresh

          mov r1,#16 ;Wait until self-refresh is issued,which may not be needed.

          0 subs r1,r1,#1

          bne %B0

          ldr r1,=MISCCR

          ldr r0,[r1]

          orr r0,r0,#(7<<17) ;Set SCLK0=0, SCLK1=0, SCKE=0.

          str r0,[r1]

          ldr r0,=CLKCON ; Enter sleep mode

          str r2,[r0]

          b . ;CPU will die here.

          WAKEUP_SLEEP;從睡眠狀態(tài)醒過(guò)來(lái)

          ;Release SCLKn after wake-up from the SLEEP mode.

          ldr r1,=MISCCR

          ldr r0,[r1]

          bic r0,r0,#(7<<17) ;SCLK0:0->SCLK, SCLK1:0->SCLK, SCKE:0->=SCKE.

          str r0,[r1]

          ;Set memory control registers

          ldr r0,=SMRDATA ;be careful!

          ldr r1,=BWSCON ;BWSCON Address

          add r2, r0, #52 ;End address of SMRDATA

          0

          ldr r3, [r0], #4

          str r3, [r1], #4

          cmp r2, r0

          bne %B0

          mov r1,#256

          0 subs r1,r1,#1 ;1) wait until the SelfRefresh is released.

          bne %B0

          ldr r1,=GSTATUS3 ;GSTATUS3 has the start address just after SLEEP wake-up

          ldr r0,[r1]

          mov pc,r0



          關(guān)鍵詞: TQ2440啟動(dòng)代

          評(píng)論


          技術(shù)專(zhuān)區(qū)

          關(guān)閉
          看屁屁www成人影院,亚洲人妻成人图片,亚洲精品成人午夜在线,日韩在线 欧美成人 (function(){ var bp = document.createElement('script'); var curProtocol = window.location.protocol.split(':')[0]; if (curProtocol === 'https') { bp.src = 'https://zz.bdstatic.com/linksubmit/push.js'; } else { bp.src = 'http://push.zhanzhang.baidu.com/push.js'; } var s = document.getElementsByTagName("script")[0]; s.parentNode.insertBefore(bp, s); })();